Title :
Second order TDTL performance analysis and FPGA implementation
Author :
Al-Qutayri, Mahmoud ; Al-Araji, Saleh ; Al-Moosa, Nawaf
Author_Institution :
Etisalat Univ. Coll.
Abstract :
This paper presents the architecture, and the mathematical and simulation models of the second order time delay tanlock loop (TDTL). It discusses the transformation of the loop blocks and their subsequent implementation on an FPGA prototype system. The real time results of the FPGA based TDTL system are in agreement with those obtained from simulation. Compared with the first order, the response of the second order loop converges to zero but with a restricted locking range
Keywords :
delay lock loops; field programmable gate arrays; FPGA implementation; second order time delay tanlock loop; AWGN; Delay effects; Detectors; Digital filters; Field programmable gate arrays; Frequency; Performance analysis; Phase detection; Real time systems; Sampling methods;
Conference_Titel :
Electrotechnical Conference, 2006. MELECON 2006. IEEE Mediterranean
Conference_Location :
Malaga
Print_ISBN :
1-4244-0087-2
DOI :
10.1109/MELCON.2006.1653151