DocumentCode :
2253038
Title :
Two efficient methods to reduce power and testing time
Author :
Lee, Il-Soo ; Jeong, Jae Hoon ; Ambler, Tony
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
2005
fDate :
8-10 Aug. 2005
Firstpage :
167
Lastpage :
172
Abstract :
Reducing power dissipation and testing time is accomplished by forming two clusters of don´t-care bit inside an input and a response test cube. New reordering scheme of scan latches is proposed to create the clusters of don´t-care bit, and two proposed reconfigured scan architecture guarantee to remove the clusters from the scan operation. The size of these clusters is directly proportional to the amount of power and testing time that is reduced. Results with ISCAS´89 benchmark circuits show good improvement in both power consumption and test time.
Keywords :
boundary scan testing; integrated circuit reliability; integrated circuit testing; power consumption; power consumption; power dissipation reduction; reconfigured scan architecture; reordering scheme; scan latches; scan operation; testing time; Circuit faults; Circuit testing; Clocks; Energy consumption; Integrated circuit reliability; Integrated circuit testing; Latches; Permission; Power dissipation; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2005. ISLPED '05. Proceedings of the 2005 International Symposium on
Print_ISBN :
1-59593-137-6
Type :
conf
DOI :
10.1109/LPE.2005.195508
Filename :
1522757
Link To Document :
بازگشت