DocumentCode :
2253096
Title :
Delay-line based fast-locking all-digital pulsewidth-control circuit with programmable duty cycle
Author :
Jun-Ren Su ; Te-Wen Liao ; Chung-Chih Hung
Author_Institution :
Dept. of Electr. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
2012
fDate :
12-14 Nov. 2012
Firstpage :
305
Lastpage :
308
Abstract :
This paper proposes an all-digital fast-locking pulsewidth-control circuit with programmable duty-cycle. In comparison with prior art, our use of two delay lines and a time-to-digital detector allows the pulsewidth-control circuit to operate over a wide frequency range with fewer delay cells, while maintaining the same level of accuracy. This study presents a new duty-cycle setting circuit that calculates the desired output duty cycle without the need for a look-up table. Results show that the proposed circuit performs well for an input operating frequency ranging from 200 to 600MHz, and an input duty cycle ranging from 30 to 70%. It achieves a programmable output duty cycle ranging from 31.25 to 68.75% in increments of 6.25%.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; delay lines; table lookup; delay lines; delay-line based fast-locking all-digital pulsewidth-control circuit; duty-cycle setting circuit; frequency 200 MHz to 600 MHz; look-up table; programmable duty cycle; time-to-digital detector; Fast-locking; programmable duty cycle; pulse-width control circuit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid State Circuits Conference (A-SSCC), 2012 IEEE Asian
Conference_Location :
Kobe
Type :
conf
DOI :
10.1109/IPEC.2012.6522686
Filename :
6522686
Link To Document :
بازگشت