DocumentCode :
2253105
Title :
Compact and complete test set generation for multiple stuck-faults
Author :
Agrawal, A. ; Saldanha, A. ; Lavagno, L. ; Sangiovanni-Vincentelli, A.L.
Author_Institution :
Cadence Labs., Berkeley, CA, USA
fYear :
1996
fDate :
10-14 Nov. 1996
Firstpage :
212
Lastpage :
219
Abstract :
We propose a novel procedure for testing all multiple stuck-faults in a logic circuit using two complementary algorithms. The first algorithm finds pairs of input vectors to detect the occurrence of target single stuck-faults independent of the occurrence of other faults. The second uses a sophisticated branch and bound procedure to complete the test set generation on the faults undetected by the first algorithm. The technique is complete and applies to all circuits. Experimental results presented in this paper demonstrate that compact and complete test sets can be quickly generated for standard benchmark circuits.
Keywords :
automatic testing; combinational circuits; logic testing; benchmark circuits; branch and bound procedure; combinational logic circuits; compact test set generation; complementary algorithms; complete test set generation; logic circuit; multiple stuck-faults; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit synthesis; Circuit testing; Electrical fault detection; Fault detection; Logic circuits; Logic testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1996. ICCAD-96. Digest of Technical Papers., 1996 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-7597-7
Type :
conf
DOI :
10.1109/ICCAD.1996.569601
Filename :
569601
Link To Document :
بازگشت