DocumentCode :
2253199
Title :
An 8×8 adiabatic quasi-static CMOS multiplier
Author :
Mak, W.S. ; Chan, C.F. ; Cheung, K.W. ; Choy, C.S.
Author_Institution :
Dept. of Electron. Eng., Chinese Univ. of Hong Kong, Shatin, China
Volume :
5
fYear :
2000
fDate :
2000
Firstpage :
553
Abstract :
This paper presents a new type of adiabatic logic. The new adiabatic circuit is named Adiabatic Quasi-Static CMOS (AqsCMOS), because the output is quasi-static. The AqsCMOS is totally compatible with conventional CMOS. Designers can easily reduce the power budget by replacing all or part of an existing CMOS circuit with AqsCMOS circuits to achieve for low power operation. We have designed and fabricated an 8×8 AqsCMOS multiplier to demonstrate the operation of AqsCMOS. The simulation results have indicated that the new AqsCMOS 8×8 multiplier consume 90% less power compare with a conventional 8×8 multiplier of similar architecture
Keywords :
CMOS logic circuits; low-power electronics; multiplying circuits; adiabatic quasi-static CMOS multiplier; logic circuit; low power design; CMOS logic circuits; Capacitors; Clamps; Clocks; Diodes; Energy consumption; Inverters; Parasitic capacitance; Power supplies; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.857494
Filename :
857494
Link To Document :
بازگشت