DocumentCode :
2253295
Title :
Area-time efficient serial-serial multipliers
Author :
Aggoun, A. ; Ashur, A. ; Ibrahim, M.K.
Author_Institution :
Fac. of Comput. Scis. & Eng., De Montfort univ., Leicester, UK
Volume :
5
fYear :
2000
fDate :
2000
Firstpage :
585
Abstract :
A new serial-serial multiplier is being proposed which requires only N/2 conventional cells for multiplying two N-bit numbers, compared to N cells needed in existing structures. The significant aspect of the new design is that this 50% reduction in hardware has been achieved without degrading the speed performance. This is achieved by exploiting the fact that some cells are idle for most of the multiplication operation. In the new design, the computations of these cells are re-mapped to other cells, which makes them redundant. The proposed architecture is the first bit serial-serial structure with a comparable area-time performance to the bit serial-parallel structures. Furthermore, the proposed structure is superior in area-time performance to all existing serial-serial realisations
Keywords :
digital arithmetic; integrated logic circuits; multiplying circuits; area-time efficient multipliers; area-time performance; multiplication operation; serial-serial multipliers; speed performance; Algorithm design and analysis; Clocks; Computer architecture; Counting circuits; Degradation; Delay; Hardware; Minerals; Petroleum; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2000. Proceedings. ISCAS 2000 Geneva. The 2000 IEEE International Symposium on
Conference_Location :
Geneva
Print_ISBN :
0-7803-5482-6
Type :
conf
DOI :
10.1109/ISCAS.2000.857502
Filename :
857502
Link To Document :
بازگشت