DocumentCode :
2253321
Title :
Digital statistical analysis using VHDL
Author :
Dietrich, Manfred ; Eichler, Uwe ; Haase, Joachim
Author_Institution :
EAS Dresden, Fraunhofer IIS, Dresden, Germany
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
1007
Lastpage :
1010
Abstract :
Variations of process parameters have an important impact on reliability and yield in deep sub micron IC technologies. One methodology to estimate the influence of these effects on power and delay times at chip level is Monte Carlo Simulation, which can be very accurate but time consuming if applied to transistor-level models. We present an alternative approach, namely a statistical gate-level simulation flow, based on parameter sensitivities and a generated VHDL cell model. This solution provides a good speed/accuracy tradeoff by using the event-driven digital simulation domain together with an extended consideration of signal slope times directly in the cell model. The designer gets a fast and accurate overview about the statistical behavior of power consumption and timing of the circuit depending on the manufacturing variations. The paper shortly illustrates the general flow from cell characterization to the model structure and presents first simulation results.
Keywords :
Monte Carlo methods; digital integrated circuits; digital simulation; hardware description languages; integrated circuit design; integrated circuit reliability; integrated circuit yield; logic design; logic gates; statistical analysis; VHDL cell model; cell characterization; deep sub micron IC technology reliability; deep sub micron IC technology yield; digital IC design; digital statistical analysis; event-driven digital simulation domain; gate-level Monte Carlo simulation; parameter sensitivity; process parameter variations; signal slope times; statistical gate-level simulation flow; statistical power analysis; statistical timing analysis; transistor-level models; Circuit simulation; Computational modeling; Delay effects; Delay estimation; Digital integrated circuits; Discrete event simulation; Energy consumption; Semiconductor device modeling; Statistical analysis; Timing; Simulation; digital IC design; statistical power analysis; statistical timing analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5456899
Filename :
5456899
Link To Document :
بازگشت