Title :
Transparent redundancy in the time-triggered architecture
Author :
Bauer, Günther ; Kopetz, Hermann
Author_Institution :
Real-Time Syst. Group, Vienna Univ. of Technol., Austria
Abstract :
The time-triggered architecture is an architecture for distributed embedded real-time systems in high dependability applications. The core element of the architecture is the time-triggered communications protocol TTP/C. This paper shows how TTP/C can be extended by a fault-tolerance layer that performs those functions that are necessary for the implementation of application redundancy. The hardware/software interface of the host computer where the application software is executing, is not changed, neither in the value domain, nor in the temporal domain, by this implementation of fault-tolerance in the communications system. Provided the application software has been properly organized it is thus possible to implement application redundancy transparently, i.e., without any modification of the function and timing of the application system. The paper also discusses the experiences gained from a prototype implementation of the fault-tolerance layer in the microprogram of a TTP/C controller chip
Keywords :
computer architecture; distributed processing; embedded systems; fault tolerant computing; protocols; redundancy; TTP/C controller chip microprogram; application redundancy; distributed embedded real-time systems; fault-tolerance; fault-tolerance layer; hardware/software interface; high dependability applications; temporal domain; time-triggered architecture; time-triggered communications protocol; transparent redundancy; value domain; Application software; Communication system software; Computer applications; Computer architecture; Computer interfaces; Fault tolerance; Hardware; Protocols; Real time systems; Redundancy;
Conference_Titel :
Dependable Systems and Networks, 2000. DSN 2000. Proceedings International Conference on
Conference_Location :
New York, NY
Print_ISBN :
0-7695-0707-7
DOI :
10.1109/ICDSN.2000.857508