DocumentCode :
2253772
Title :
An energy efficient TLB design methodology
Author :
Fan, Dongrui ; Tang, Zhimin ; Huang, Hailin ; Gao, Guang R.
Author_Institution :
Inst. of Comput. Technol., Chinese Acad. of Sci., Beijing, China
fYear :
2005
fDate :
8-10 Aug. 2005
Firstpage :
351
Lastpage :
356
Abstract :
This paper researches translation look-aside buffer (TLB) of embedded processor. Based on an analysis of design-related factors: power, area, critical path and performance of the research model - Godson-I, a low-power TLB design is proposed without sacrifice of performance and timing. Using this method, the following results are achieved: power of TLB-RAM reduces 92.7% and area of TLB-RAM reduces 50%. Compared with other methods, the hit rate of this design is much higher and the accessing conflict to RAM between ITLB and DTLB is much reduced. Although our work targets to Godson-I, the proposed methodology should be applicable to other designs.
Keywords :
buffer storage; content-addressable storage; embedded systems; integrated circuit design; memory architecture; storage management chips; embedded processor; energy efficient TLB design methodology; translation look aside buffer; Design methodology; Embedded computing; Energy consumption; Energy efficiency; Performance analysis; Permission; Process design; Read-write memory; Telephony; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2005. ISLPED '05. Proceedings of the 2005 International Symposium on
Print_ISBN :
1-59593-137-6
Type :
conf
DOI :
10.1109/LPE.2005.195546
Filename :
1522795
Link To Document :
بازگشت