Title :
VAPRES: A Virtual Architecture for Partially Reconfigurable Embedded Systems
Author :
Jara-Berrocal, Abelardo ; Gordon-Ross, Ann
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Florida, Gainesville, FL, USA
Abstract :
Due to the runtime flexibility offered by field programmable gate arrays (FPGAs), FPGAs are popular devices for stream processing systems, since many stream processing applications require runtime adaptability (i.e. throughput, data transformations, etc.). FPGAs can offer this adaptability through runtime assembly of stream processing systems that are decomposed into hardware modules. Runtime hardware module assembly consists of dynamic hardware module replacement and hardware module communication reconfiguration. In this paper, we architect a flexible base embedded system amenable to runtime assembly of stream processing systems using custom communication architecture with dynamic streaming channel establishment between hardware modules. We present a hardware module swapping methodology that replaces hardware modules without stream processing interruption. Finally, we formulate two design flows, system and application construction, to provide system and application designer assistance.
Keywords :
embedded systems; field programmable gate arrays; multiprocessing systems; reconfigurable architectures; VAPRES; field programmable gate arrays; hardware module swapping methodology; partially reconfigurable embedded systems; stream processing systems; virtual architecture; Assembly systems; Computer architecture; Design optimization; Embedded computing; Embedded software; Embedded system; Field programmable gate arrays; Hardware; Microprocessors; Runtime;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
Print_ISBN :
978-1-4244-7054-9
DOI :
10.1109/DATE.2010.5456934