Title :
An Efficient Design of H.264 Inter Interpolator
Author :
Chang, Yun-Nan ; Lin, Hsin-Yu
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-sen Univ.
Abstract :
In this paper, a highly efficient inter interpolation architecture for the H.264/AVC standard is proposed. Since the placement order of frame pixels in the memory is either row-wise or column-wise which may not be suitable for the sample prediction in particular direction, this paper proposes a novel interpolator design which can dynamically configure the datapath for different predicted modes to perform proper computation schedules suitable for the nature input order of reference samples. The proposed design methodology not only can avoid the additional data transposition buffer, but most importantly the communication time spent to move the reference data can be overlapped with the data computation time. Furthermore, by decomposing the chroma interpolation into a series of shift and addition operations, both luma and chroma interpolations can be realized in the same module. Our experimental result shows that our architecture can achieve more than 40% reduction in both processing time and hardware cost. The proposed interpolator can be applied to the dedicated H.264 hardware codec design for various consumer devices.
Keywords :
video codecs; video coding; AVC standard; H.264 hardware codec design; H.264 interpolator architecture; chroma interpolation; consumer devices; data transposition buffer; hardware cost; Automatic voltage control; Computer architecture; Computer science; Costs; Design engineering; Filtering; Hardware; Interpolation; Processor scheduling; Video compression;
Conference_Titel :
Consumer Electronics, 2007. ICCE 2007. Digest of Technical Papers. International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
1-4244-0763-X
Electronic_ISBN :
1-4244-0763-X
DOI :
10.1109/ICCE.2007.341384