DocumentCode :
2254255
Title :
RALF: Reliability Analysis for Logic Faults — An exact algorithm and its applications
Author :
Luckenbill, Samuel ; Lee, Ju-Yueh ; Hu, Yu ; Majumdar, Rupak ; He, Lei
Author_Institution :
Comput. Sci. Dept., Univ. of California, Los Angeles, CA, USA
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
783
Lastpage :
788
Abstract :
Reliability analysis for a logic circuit is one of the primary tasks in fault-tolerant logic synthesis. Given a fault model, it quantifies the impact of faults on the full-chip fault rate. We present RALF, an exact algorithm for calculating the reliability of a logic circuit. RALF is based on the compilation of a circuit to deterministic decomposable negation normal form (d-DNNF), a representation for Boolean formulas that can be more succinct than BDDs. Our algorithm can solve a large set of MCNC benchmark circuits within 5 minutes, enabling an optimality study of Monte Carlo simulation, a popular estimation method for reliability analysis, on real benchmark circuits. Our study shows that Monte Carlo simulation with a small set of random vectors generally has a high fidelity for the computation of full-chip fault rates and the criticality of single gates. While we focus on reliability analysis, RALF can also be used to efficiently locate random pattern resistant faults. This can be used to identify where methods other than random simulation should be used for accurate criticality calculations and where to enhance the testability of a circuit.
Keywords :
Boolean algebra; Monte Carlo methods; deterministic algorithms; estimation theory; fault tolerance; logic circuits; logic design; random processes; reliability; vectors; Boolean formulas; MCNC benchmark circuits; Monte Carlo simulation; RALF; deterministic decomposable negation normal form; estimation method; exact algorithm; fault tolerant logic synthesis; full chip fault rate; logic circuit; logic circuit reliability; random pattern resistant faults; random vectors; reliability analysis; reliability analysis for logic faults; Algorithm design and analysis; Boolean functions; Circuit faults; Circuit synthesis; Circuit testing; Computational modeling; Data structures; Fault tolerance; Logic circuits; Pattern analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5456947
Filename :
5456947
Link To Document :
بازگشت