Title :
Generalized power efficient technique for polyphase comb filter in multi-rate digital receivers
Author :
Ahmed, Noha Younis ; Ashour, Mahmoud Ali ; Nassar, Amin Mohamed
Author_Institution :
Microelectron. Design Center, Atomic Energy Authority, Cairo, Egypt
Abstract :
A generalized power efficient clock distribution technique for the input registers of the polyphase comb decimation filter is presented. A general form of the proposed technique is developed for any integer decimation factor. The Spartan3 low power FPGAs family is used to implement both proposed and conventional comb filters. From the implementation results it is shown that, applying the proposed technique reduces the dynamic power consumption of second and third order polyphase comb filters up to 56.28% and 50.91%, respectively, depending on the decimation factor and the number of quantizer bits. For particular power consumption, the SNR of a second order ΣΔ modulator is increased, using second and third order modified filters, by 19.4 dB and 16.5 dB respectively, depending on the decimation factor and the number of quantizer bits.
Keywords :
clock distribution networks; comb filters; field programmable gate arrays; low-power electronics; receivers; sigma-delta modulation; ΣΔ modulator; clock distribution; input registers; low power FPGA; multi-rate digital receivers; polyphase comb decimation filter; power efficient technique; Comb Filters; Polyphase Decomposition; Power Consumption; S? modulator;
Conference_Titel :
Microelectronics (ICM), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-61284-149-6
DOI :
10.1109/ICM.2010.5696087