DocumentCode :
2254980
Title :
Segmented Bus Based Path Setup Scheme for a Distributed Memory Architecture
Author :
Tajammul, Muhammad Adeel ; Shami, Muhammad Ali ; Hemani, Ahmed
Author_Institution :
Electron. Syst. Group, R. Inst. of Technol., Stockholm, Sweden
fYear :
2012
fDate :
20-22 Sept. 2012
Firstpage :
67
Lastpage :
74
Abstract :
This paper proposes a composite instruction for path setup and partitioning of a network on chip using segmented buses. The network connects a distributed memory to a coarse grained reconfigurable architecture. The scheme decreases the partitioning and routing instruction in sequencers (S) for the nodes (N) from Nx3 to a single instruction. This reduction in instruction also bear a small performance benefit as less instructions are scheduled onto the network. Furthermore, it is possible to optimizing the system under application specific constraints. A simple use-case with experiments is defined to show for design trade-offs for these optimization decisions.
Keywords :
distributed memory systems; instruction sets; network routing; network-on-chip; reconfigurable architectures; system buses; Nx3; application specific constraints; coarse grained reconfigurable architecture; composite instruction; distributed memory architecture; network on chip; partitioning instruction; routing instruction; segmented bus based path setup scheme; Decoding; Delay; Hardware; Kernel; Random access memory; Routing; CGRA; Coarse grained reconfigurable architecture; DRRA; DiMArch; Memory Systems; NOC; Path Setup; SYLVA; Segmented Buses; VESYLA; distributed memory system; network on Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Embedded Multicore Socs (MCSoC), 2012 IEEE 6th International Symposium on
Conference_Location :
Aizu-Wakamatsu
Print_ISBN :
978-1-4673-2535-6
Electronic_ISBN :
978-0-7695-4800-5
Type :
conf
DOI :
10.1109/MCSoC.2012.34
Filename :
6354680
Link To Document :
بازگشت