Title :
A low-cost high-speed source-synchronous interconnection technique for GALS chip multiprocessors
Author :
Tran, Anh T. ; Truong, Dean N. ; Baas, Bevan M.
Author_Institution :
Univ. of California -, Davis, CA, USA
Abstract :
The globally asynchronous locally synchronous (GALS) design style for a large area chip has become increasingly attractive due to the difficulty of designing global clocking circuits at high clock frequencies in the GHz range. In this paper, we present a high-speed interconnect network for a GALS multiprocessing system composed of a 2-D mesh array of processors. Processors are locally clocked by their own oscillators and communicate together using a static circuit-switched technique combined with a source-synchronous communication scheme. A technique to maximize the timing reliability on long-distance interconnects at high clock rates is proposed that is area and power efficient with low latency and allows a sustained ideal peak throughput of one word per cycle.
Keywords :
microprocessor chips; multiprocessor interconnection networks; network synthesis; GALS chip multiprocessors; globally asynchronous locally synchronous design style; high-speed interconnect network; low-cost high-speed source-synchronous interconnection technique; static circuit-switched technique; timing reliability; Clocks; Frequency; Integrated circuit interconnections; LAN interconnection; Local oscillators; Multiprocessing systems; Power system interconnection; Power system reliability; Telecommunication network reliability; Timing;
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
DOI :
10.1109/ISCAS.2009.5117926