DocumentCode :
2255829
Title :
Low-standby current 4T FinFET buffers: Analysis and evaluation below 45 nm
Author :
Baccarin, Davide ; Esseni, David ; Alioto, Massimo
Author_Institution :
Dept. of Ing. Elettr., Univ. of Udine, Udine, Italy
fYear :
2010
fDate :
19-22 Dec. 2010
Firstpage :
296
Lastpage :
299
Abstract :
In this paper, stack forcing and back biasing are analyzed as techniques to reduce leakage in active mode in FinFET VLSI circuits. Analysis is focused on buffers as representative circuit example, and is based on mixed-mode device-circuit simulations on 27-nm and 40-nm FinFET technologies. Voltage limits for back biasing are discussed. Results contradicting usual assumptions for bulk CMOS are found, and are explicitly justified by FinFET-specific features. Analysis shows that back biasing is very effective in reducing leakage with a quite limited speed penalty in sub-45nm FinFET. On the other hand, stack forcing is rather ineffective and strongly degrades speed. Hence, BB is certainly the first option to consider in FinFET circuits, whereas stack forcing makes sense only if used jointly with BB when leakage has to be further reduced compared to pure BB.
Keywords :
MOSFET; VLSI; buffer circuits; FinFET VLSI circuit; FinFET technology; back biasing; low-standby current 4T FinFET buffer; mixed-mode device-circuit simulation; size 27 nm; size 40 nm; stack forcing; CMOS integrated circuits; CMOS technology; FinFETs; Inverters; Logic gates; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2010 International Conference on
Conference_Location :
Cairo
Print_ISBN :
978-1-61284-149-6
Type :
conf
DOI :
10.1109/ICM.2010.5696143
Filename :
5696143
Link To Document :
بازگشت