• DocumentCode
    2256758
  • Title

    Pipelined architecture for discrete wavelet transform implementation on FPGA

  • Author

    Bahoura, Mohammed ; Ezzaidi, Hassan

  • Author_Institution
    Dept. of Eng., Univ. of Quebec at Rimouski, Rimouski, QC, Canada
  • fYear
    2010
  • fDate
    19-22 Dec. 2010
  • Firstpage
    459
  • Lastpage
    462
  • Abstract
    In this paper, we propose a pipelined real-time architecture for forward/inverse wavelet transforms that take into account the filter group delays. The required resources and the reconstruction error of this architecture were evaluated and compared to those of the conventional one. These architectures were implemented on FPGA using Xilinx System Generator and XUP Virtex-II Pro development board.
  • Keywords
    discrete wavelet transforms; field programmable gate arrays; pipeline processing; FPGA; XUP Virtex-II pro development board; Xilinx system generator; discrete wavelet transform implementation; filter group delays; forward wavelet transforms; inverse wavelet transforms; pipelined real-time architecture; reconstruction error;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Microelectronics (ICM), 2010 International Conference on
  • Conference_Location
    Cairo
  • Print_ISBN
    978-1-61284-149-6
  • Type

    conf

  • DOI
    10.1109/ICM.2010.5696188
  • Filename
    5696188