DocumentCode :
2257094
Title :
High speed analog-to-digital converter design verification tests in satellite receivers
Author :
Kim, Seokjin ; Peckerar, Martin M.
Author_Institution :
Maryland Univ., Coll. Park
fYear :
2007
fDate :
17-19 Oct. 2007
Firstpage :
110
Lastpage :
115
Abstract :
High-speed analog-to-digital converter using on-chip digital de-multiplexing and clock distribution is presented with detail sequences of operation for dynamic performance testing. Digital outputs are post processed and fed into a computer-aided ADC performance characterization tool. The problems of high sampling rate ADC testing are described. The test methodologies described reduce test costs and overcome many test hardware limitations. As our focus is on satellite receiver systems, we emphasize the measurement of inter-modulation distortion and effective resolution bandwidth. As a primary characterization component, Fourier analysis is used and we address the issue of sample window adjustment to eliminate spectral leakage and false spur generation. A 6-bit 800 MSa/s dual channel SiGe-based ADC from Hughes network systems is used as a target example.
Keywords :
Fourier analysis; analogue-digital conversion; demultiplexing; intermodulation distortion; intermodulation measurement; logic testing; radio receivers; satellite communication; Fourier analysis; analog-to-digital converter; clock distribution; dynamic performance testing; inter-modulation distortion measurement; on-chip digital de-multiplexing; satellite receivers; verification test; Analog-digital conversion; Bandwidth; Character generation; Clocks; Costs; Distortion measurement; Hardware; Sampling methods; Satellites; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technologies, 2007. ISCIT '07. International Symposium on
Conference_Location :
Sydney,. NSW
Print_ISBN :
978-1-4244-0976-1
Electronic_ISBN :
978-1-4244-0977-8
Type :
conf
DOI :
10.1109/ISCIT.2007.4391995
Filename :
4391995
Link To Document :
بازگشت