Title :
Low power high speed switched current comparators for current mode ADC
Author :
Sun, Yong ; Lai, Fengchang
Author_Institution :
Harbin Inst. of Technol., Harbin
Abstract :
Two topologies of SI comparator for low power current mode circuit implementation are presented. Employing different input stages, these two comparators are suitable to different application cases. Controlled by two complementary clock signals, the proposed comparator operates in a master and slave manner. Sharing a 0-static-power-dissipated dynamic latched comparator as the output comparators, both high power efficiency and high speed are acquired for these two comparators. Designed and simulated in TSMC 0.18 mum mixed signal CMOS technology with 1.8 V supply voltage, the proposed SI comparators achieve a current sensitivity up to 0.2 muA, and a sampling frequency up to 1 GHz, with 8.6 bits resolutions.
Keywords :
CMOS integrated circuits; analogue-digital conversion; current comparators; 0-static-power-dissipated dynamic latched comparator; complementary clock signals; current mode ADC; low power high speed switched current comparators; mixed signal CMOS technology; CMOS technology; Circuit topology; Clocks; Current mode circuits; Frequency; Master-slave; Sampling methods; Signal design; Signal resolution; Voltage;
Conference_Titel :
Communications and Information Technologies, 2007. ISCIT '07. International Symposium on
Conference_Location :
Sydney,. NSW
Print_ISBN :
978-1-4244-0976-1
Electronic_ISBN :
978-1-4244-0977-8
DOI :
10.1109/ISCIT.2007.4392017