DocumentCode :
2257589
Title :
Design space exploration of a mesochronous link for cost-effective and flexible GALS NOCs
Author :
Ludovici, Daniele ; Strano, Alessandro ; Gaydadjiev, Georgi N. ; Beniniy, Luca ; Bertozzi, Davide
Author_Institution :
Comput. Eng. Lab., Delft Univ. of Technol., Delft, Netherlands
fYear :
2010
fDate :
8-12 March 2010
Firstpage :
679
Lastpage :
684
Abstract :
There is today little doubt on the fact that a high-performance and cost-effective Network-on-Chip can only be designed in 45nm and beyond under a relaxed synchronization assumption. In this direction, this paper focuses on a GALS system where the NoC and its end-nodes have independent clocks (unrelated in frequency and phase) and are synchronized via dual-clock FIFOs at network interfaces. Within the network, we assume mesochronous synchronization implemented with hierarchical clock tree distribution. This paper contributes two essential components of any practical design automation support for network instantiation in the target system. On one hand, it introduces a switch design which greatly reduces the overhead for mesochronous synchronization and can be adapted to meet different layout constraints. On the other hand, the paper illustrates a design space exploration framework of mesochronous links that can direct the selection of synchronization options on a port-by-port basis for all the switches in the NoC, based on timing and layout constraints. A final case study illustrates how a cost-effective GALS NoC can be assembled, placed and routed by exploiting the flexibility of the architecture and the outcomes of the exploration framework, thus proving the viability and effectiveness of the design platform.
Keywords :
clock distribution networks; logic design; network-on-chip; Mesochronous link; clock tree distribution; cost effective GALS NOC; design space exploration; dual clock FIFO; flexible GALS NOC; network interfaces; network-on-chip; Clocks; Delay; Design automation; Frequency synchronization; Network interfaces; Network synthesis; Network-on-a-chip; Space exploration; Switches; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
ISSN :
1530-1591
Print_ISBN :
978-1-4244-7054-9
Type :
conf
DOI :
10.1109/DATE.2010.5457116
Filename :
5457116
Link To Document :
بازگشت