DocumentCode :
2257748
Title :
Some space considerations of VLSI systolic array mappings
Author :
Weston, J.H. ; Zhang, C.N. ; Li, Hua
Author_Institution :
Dept. of Math. & Stat., Regina Univ., Sask., Canada
fYear :
2000
fDate :
2000
Firstpage :
375
Lastpage :
381
Abstract :
The space-time mapping of the dependency matrix of an algorithm is used to study spatial properties of a systolic array implementation of a 3-nested loop structure. Elementary expressions are developed for both the number of processing elements and the area of the array. These expressions involve only the space-time transformation and the lengths of the loops. As well, characterizations have been found for the form of the space-time transformation which produces a systolic array with the minimum number of processing elements, and one which has both the minimum number of processing elements and the smallest area. Moreover, the theorems can also be applied to more general algorithms, such as those with variable lengths of loops
Keywords :
VLSI; parallel algorithms; program control structures; systolic arrays; 3-nested loop structure; VLSI systolic array mappings; dependency matrix; loop length; processing element number; space-time mapping; space-time transformation; spatial properties; systolic algorithm; systolic array area; Area measurement; Computer science; Costs; Current measurement; Extraterrestrial measurements; Fabrication; Mathematics; Statistics; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Systems, 2000. Proceedings. Seventh International Conference on
Conference_Location :
Iwate
ISSN :
1521-9097
Print_ISBN :
0-7695-0568-6
Type :
conf
DOI :
10.1109/ICPADS.2000.857720
Filename :
857720
Link To Document :
بازگشت