DocumentCode :
2257852
Title :
DDR2 DRAM output timing optimization
Author :
Vollrath, Joerg ; Schwizer, Juerg ; Gnat, Marcin ; Schneider, Ralf ; Johnson, Bret
fYear :
2006
fDate :
2-4 Aug. 2006
Lastpage :
54
Abstract :
The speed of DRAMs is increasing from generation to generation. This paper gives an overview of typical DRAM output timing challenges. Tight output timing specifications in the order of several 100ps are presented. Specification requirements lead to efforts to improve the output driver design. A systematic test strategy evaluates limits of automatic test equipment (ATE) overall timing accuracy (OTA) and device performance. Systematic output timing characterization data leads to guidelines for design improvements. A good characterization strategy gives a feedback to the design of specific weaknesses of output drivers and enables ATEs to test these parameters with high accuracy
Keywords :
DRAM chips; automatic test equipment; logic testing; DDR2 DRAM; automatic test equipment; device performance; output driver design; overall timing accuracy; Accuracy; Automatic test equipment; Automatic testing; Circuits; Clocks; Frequency; Guidelines; Random access memory; System testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Technology, Design, and Testing, 2006. MTDT '06. 2006 IEEE International Workshop on
Conference_Location :
Taipei
ISSN :
1087-4852
Print_ISBN :
0-7695-2572-5
Type :
conf
DOI :
10.1109/MTDT.2006.9
Filename :
1654580
Link To Document :
بازگشت