Title :
High-speed clock recovery for low-cost FPGAs
Author :
Haller, István ; Baruch, Zoltan Francisc
Author_Institution :
Comput. Sci. Dept., Tech. Univ. of Cluj-Napoca, Cluj-Napoca, Romania
Abstract :
High speed serial interfaces represent the new trend for device-to-device communication. These systems require clock recovery modules to avoid clock forwarding. In this paper we present a high-speed clock recovery method usable with low-cost FPGAs. Our proposed solution features increased speed and reduced size compared to existing designs. The method allows a maximum throughput of 400 Mbps compared to the vendor supplied solution capable of only 160 Mbps. The module was also integrated and tested within a serial transceiver system. Although the implementation is specific to a given vendor, the idea can also be applied to others devices because it uses only generally available components from most vendors.
Keywords :
field programmable gate arrays; logic design; synchronisation; clock forwarding; device-to-device communication; high speed serial interface; high-speed clock recovery; low-cost FPGA; serial transceiver system; Bandwidth; Clocks; Communication system control; Computer science; Field programmable gate arrays; Frequency synchronization; Hardware; High speed optical techniques; Phase detection; Phase locked loops; FPGA; clock recovery; serial communication;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
Print_ISBN :
978-1-4244-7054-9
DOI :
10.1109/DATE.2010.5457133