Title :
Investigating the impact of NBTI on different power saving cache strategies
Author :
Ricketts, A. ; Singh, J. ; Ramakrishnan, K. ; Vijaykrishnan, N. ; Pradhan, D.K.
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
Abstract :
The occupancy of caches has tended to be dominated by the logic bit value `0´ approximately 75% of the time. Periodic bit flipping can reduce this to 50%. Combining cache power saving strategies with bit flipping can lower the effective logic bit value `0´ occupancy ratios even further. We investigate how Negative Bias Temperature Instability (NBTI) affects different power saving cache strategies employing symmetric and asymmetric 6- transistor (6T) and 8T Static Random Access Memory (SRAM) cells. We notice that greater than 38% to 66% of the recovery in stability parameters (SNM and WNM) under different power saving cache strategies have been achieved for different SRAM cells based caches. We also study the process variations effect along with NBTI for 32nm and 45nm technology node. It is observed that the rate of recovery in asymmetric SRAM cells based caches is slightly higher than the symmetric and 8T SRAM cells based caches.
Keywords :
SRAM chips; cache storage; energy conservation; SNM; WNM; negative bias temperature instability; periodic bit flipping; power saving cache strategies; static random access memory; Computer science; Degradation; Logic; MOSFETs; Negative bias temperature instability; Niobium compounds; Random access memory; Stability; Stress; Titanium compounds;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2010
Conference_Location :
Dresden
Print_ISBN :
978-1-4244-7054-9
DOI :
10.1109/DATE.2010.5457137