DocumentCode :
2258073
Title :
A 65 nm CMOS digital processor for multi-mode time interleaved high-pass ΣΔ A/D converters
Author :
Beydoun, Ali ; Nguyen, Van-Tam ; Naviner, Lirida ; Loumeau, Patrick
Author_Institution :
LTCI, TELECOM ParisTech, Paris, France
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
1561
Lastpage :
1564
Abstract :
Digital processing in Time Interleaved High-Pass Sigma-Delta (TIHPSigmaDelta) Analog to Digital Converter (ADC) remains a bottleneck to realize high performances data converters. This paper proposes a new digital filter architecture which use comb-filter cells. Comparing to existing solutions, our circuit reduces considerably complexity and power consumption of the digital post-filtering at the back end of the TIHPSigmaDelta. The proposed solution was validated and synthesized in a 1.2 V, 65 nm CMOS process using VHDL language. For a clock rate of 220 MHz, the evaluated power consumption and die area are 12 muW and 0.13 mm2 respectively.
Keywords :
CMOS digital integrated circuits; comb filters; digital filters; hardware description languages; high-pass filters; nanoelectronics; sigma-delta modulation; CMOS digital processor; VHDL language; comb-filter cell; digital filter architecture; multimode time interleaved high-pass SigmaDelta A/D converter; power 12 muW; sigma-delta analog-to-digital converter; size 65 nm; voltage 1.2 V; Analog-digital conversion; Bandwidth; CMOS process; Chirp modulation; Delta-sigma modulation; Digital filters; Digital modulation; Energy consumption; Hardware; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5118067
Filename :
5118067
Link To Document :
بازگشت