DocumentCode :
2258513
Title :
Real-time scheduling in heterogeneous dual-core architectures
Author :
Kim, Kwangsik ; Kim, Dohun ; Park, Chanik
Author_Institution :
Syst. Software Lab, POSTECH
Volume :
2
fYear :
0
fDate :
0-0 0
Abstract :
With high computational application, embedded systems are becoming more complex. To achieve high performance in the midst of increased complexity, dual-core SoC (system-on-chip) is used. Of many dual-core architectures, a general purpose CPU and DSP are most widely used. But only a few scheduling policies for this heterogeneous architectures exist to guarantee real-time character. This paper discusses scheduling policy for heterogeneous dual-core architectures. We explore the problem of previous scheduling policy (Gai et al., 2002) based on DPCP (distributed priority ceiling protocol) (Rajkumar et al., 1988; Saewong et al., 1999; Sha et al., 1990) and provide a solution of strict schedulability bound model
Keywords :
embedded systems; parallel architectures; scheduling; system-on-chip; distributed priority ceiling protocol; dual-core system-on-chip; embedded systems; heterogeneous dual-core architectures; real-time scheduling; Computer applications; Computer architecture; Coprocessors; Digital signal processing; Digital signal processing chips; Embedded system; Job shop scheduling; Processor scheduling; Real time systems; Streaming media;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Systems, 2006. ICPADS 2006. 12th International Conference on
Conference_Location :
Minneapolis, MN
ISSN :
1521-9097
Print_ISBN :
0-7695-2612-8
Type :
conf
DOI :
10.1109/ICPADS.2006.90
Filename :
1654611
Link To Document :
بازگشت