DocumentCode :
2258929
Title :
Buffer planning for 3D ICs
Author :
Dong, Sheqin ; Bai, Hongjie ; Hong, Xianlong ; Goto, Satoshi
Author_Institution :
Dept. of Compute Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
1735
Lastpage :
1738
Abstract :
With recent advance of VLSI design, interconnect delay plays dominant role in the chip performance. 3D integration, which stacks multiple device layers, greatly reduces interconnect delay. Buffer insertion, as another approach to reduce wire delay, is still necessary to further optimize interconnects. In this paper, a buffer planning algorithm at floorplanning stage for 3D ICs is proposed. Firstly, we reduce buffer insertion to a dynamic programming path problem. Then we show its potential to handle the 3D buffer insertion problem. At the same time, vertical interlayer vias are also planned. At last, buffer planning is integrated with floorplanning to optimize the packing so that not only area and wire length reach a satisfying value, timing performance is also optimized.
Keywords :
VLSI; buffer circuits; dynamic programming; integrated circuit design; integrated circuit interconnections; 3D IC; 3D integration; VLSI design; buffer insertion; buffer planning; dynamic programming path problem; floorplanning stage; interconnect delay; multiple device layers; wire delay; Algorithm design and analysis; Delay; Dynamic programming; Integrated circuit interconnections; Silicon; Space technology; Technology planning; Timing; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5118110
Filename :
5118110
Link To Document :
بازگشت