DocumentCode :
2261107
Title :
Power-constrained DFT algorithms for non-scan BIST-able RTL data paths
Author :
You, Zhiqiang ; Inoue, Michiko ; Fujiwara, Hideo ; Yamaguchi, Ken´ichi ; Savir, Jacob
Author_Institution :
Nara Inst. of Sci. & Technol., Japan
fYear :
2004
fDate :
15-17 Nov. 2004
Firstpage :
32
Lastpage :
39
Abstract :
This paper proposes two power-constrained test synthesis schemes and scheduling algorithms, under non-scan BIST, for RTL data paths. The first scheme uses boundary non-scan BIST, and can achieve a low hardware overhead. The second scheme uses generic non-scan BIST, and can offer some tradeoffs between hardware overhead, test application time and power dissipation. A designer can easily select an appropriate design parameter based on the desired tradeoff. Experimental results confirm good performance and practicality of our approaches.
Keywords :
automatic test pattern generation; built-in self test; design for testability; power consumption; scheduling; RTL data paths; boundary non-scan BIST; generic non-scan BIST; low hardware overhead; power dissipation; power-constrained DFT algorithms; power-constrained test synthesis; test application time; test scheduling algorithms; Built-in self-test; Design for testability; Educational institutions; Energy consumption; Hardware; Jacobian matrices; Power dissipation; Power engineering computing; Scheduling algorithm; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2004. 13th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2235-1
Type :
conf
DOI :
10.1109/ATS.2004.68
Filename :
1376532
Link To Document :
بازگشت