DocumentCode :
2261428
Title :
The efficient multiple scan chain architecture reducing power dissipation and test time
Author :
Lee, Il-Soo ; Min Hur, Yong ; Ambler, Tony
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
2004
fDate :
15-17 Nov. 2004
Firstpage :
94
Lastpage :
97
Abstract :
The efficient use of unspecified bit in input test cube and its response test cube (henceforth, test set) reduces power dissipation and test time in the multiple scan chain architecture. First, unspecified bits in test set are clustered by reordering scan latches, and then the multiple scan chain architecture is modified by inserting multiplexers (MUXes) in each scan chain in order to implement the reordering for reduction of power and test time. Results with ISCAS´89 benchmark circuits show a good improvement in both power dissipation and test time.
Keywords :
boundary scan testing; failure analysis; integrated circuit testing; multiplexing equipment; input test cube; multiple scan chain architecture; multiplexers; power dissipation reduction; response test cube; scan latches reordering; test set; test time reduction; unspecified bit; Circuit testing; Clocks; Computer architecture; Energy consumption; Integrated circuit testing; Latches; Power dissipation; Power engineering and energy; Power engineering computing; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2004. 13th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2235-1
Type :
conf
DOI :
10.1109/ATS.2004.85
Filename :
1376542
Link To Document :
بازگشت