Title :
New power index model for switching power analysis from adder graph of FIR filter
Author :
Chen, Jiajia ; Chang, Chip-Hong ; Qian, Hanhua
Author_Institution :
Centre for High Performance Embedded Syst., Nanyang Technol. Univ., Singapore, Singapore
Abstract :
Efficient power modeling of a generic class of digital circuits is crucial to the analysis and development of optimization algorithms of power efficient design. This paper proposes a new switching power index model for the power analysis of multiplier-block based FIR filter. Unlike the existing glitch path count (GPC) and glitch path score (GPS), the proposed power index (PI) model takes into account correlated input switching activity propagations of full adders within and across adders of different widths, as well as the variation of load capacitances due to sharing of adders in reduced adder graph. Dynamic power simulations of several benchmark filters in an ASIC design flow show that this PI measure is more closely correlated with the actual dynamic power dissipation than the existing GPC and GPS models.
Keywords :
FIR filters; adders; application specific integrated circuits; circuit optimisation; ASIC design flow; FIR filter; adder graph; digital circuits; dynamic power simulations; glitch path count; glitch path score; multiplier block; optimization; switching power analysis; switching power index; Adders; Algorithm design and analysis; Application specific integrated circuits; Capacitance; Design optimization; Digital circuits; Finite impulse response filter; Fluid flow measurement; Global Positioning System; Power measurement;
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
DOI :
10.1109/ISCAS.2009.5118233