Title :
Speed-up of RISC processor computation using ADAPTO
Author :
Cardarilli, G.C. ; Nunzio, L. Di ; Re, M.
Author_Institution :
Dept. of Electron. Eng., Univ. of Rome Tor Vergata, Rome, Italy
Abstract :
In previous works ([1], [2] and [3]) the authors presented ADAPTO (adder-based dynamic architecture for processing tailored operators), a reconfigurable functional unit (RFU) that accelerates computations on data of shorter size than the native processor wordlength. ADAPTO is a reconfigurable array inserted directly in the data-path of the microprocessor in order to reduce the communication overhead between the reconfigurable unit and the microprocessor. An important feature of ADAPTO is the capacity to reconfigure itself and execute operations in one clock cycle. ADAPTO, differently from other architectures presented in the literature ([6] [7]) is based on full-adders (FA) instead of LUTs. The FA can be configured to perform logical and arithmetical operations with the advantage of a less number of transistors than in the case of a LUT approach. In this paper we show how ADAPTO increases the performance of a RISC processor in the executions of algorithm processing short size data.
Keywords :
adders; microprocessor chips; reconfigurable architectures; reduced instruction set computing; ADAPTO; adder-based dynamic architecture for processing tailored operators; communication overhead; full-adders; logical-arithmetical operations; microprocessor; microprocessors; reconfigurable array; reconfigurable functional unit; speed-up of RISC processor; Adaptive arrays; Clocks; Computer architecture; Logic arrays; Microprocessors; Multiplexing; Reconfigurable logic; Reduced instruction set computing; Silicon; Table lookup;
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
DOI :
10.1109/ISCAS.2009.5118241