Title :
Hybrid BIST test scheduling based on defect probabilities
Author :
He, Zhiyuan ; Jervan, Gert ; Peng, Zebo ; Eles, Petru
Author_Institution :
Embedded Syst. Lab., Linkoping Univ., Sweden
Abstract :
This paper describes a heuristic for system-on-chip test scheduling in an abort-on-fail context, where the test is terminated as soon as a defect is detected. We consider an hybrid BIST architecture, where a test set is assembled from pseudorandom and deterministic test patterns. We take into account defect probabilities of individual cores in order to schedule the tests so that the expected total test time in the abort-on fail environment is minimized. Different from previous approaches, our hybrid BIST based approach enables us not only to schedule the tests but also to modify the internal test composition, the order and ratio of pseudorandom and deterministic test patterns, in order to reduce the expected total test time. Experimental results have shown the efficiency of the proposed heuristic to find good quality solutions with low computational overhead.
Keywords :
automatic test pattern generation; built-in self test; fault location; integrated circuit design; system-on-chip; BIST test scheduling; abort-on-fail context; defect probabilities; deterministic test patterns; pseudorandom test patterns; system-on-chip test scheduling; Automatic testing; Built-in self-test; Costs; Embedded system; Helium; Job shop scheduling; Production; Sequential analysis; System testing; System-on-a-chip;
Conference_Titel :
Test Symposium, 2004. 13th Asian
Print_ISBN :
0-7695-2235-1
DOI :
10.1109/ATS.2004.49