DocumentCode :
2262191
Title :
Resistive-open defects in embedded-SRAM core cells: analysis and march test solution
Author :
Dilillo, Luigi ; Girard, Patrick ; Pravossoudovitch, Serge ; Virazel, Arnaud ; Borri, Simone ; Hage-Hassan, Magali
Author_Institution :
Lab. d´´Informatique, de Robotique et de Microelectronique, Univ. de Montpellier, Montpellier, France
fYear :
2004
fDate :
15-17 Nov. 2004
Firstpage :
266
Lastpage :
271
Abstract :
In this paper we present an exhaustive analysis of resistive-open defect in core-cell of SRAM memories. These defects that appear more frequently in VDSM technologies induce a modification of the timing within the memory (delay faults). Among the faults induce by such resistive-open defects there are static and dynamic read destructive fault (RDF), deceptive read destructive fault (DRDF), incorrect read fault (IRF) and transition fault (TF). Each of them requires specific test conditions and different kind of March tests are needed to cover all these faults (TF, RDF, DRDF and IRF). In this paper, we show that a unique March test solution can ensure the complete coverage of all the faults induced by the resistive-open defects in the SRAM core-cells. This solution simplifies considerably the problem of delay fault testing in this part of SRAM memories.
Keywords :
SRAM chips; circuit analysis computing; delays; failure analysis; fault diagnosis; integrated circuit testing; SRAM memories; VDSM technologies; deceptive read destructive fault; delay fault testing; delay faults; incorrect read fault; march test solution; resistive-open defects; transition fault; Delay; Fault detection; Random access memory; Resource description framework; Robots; Silicon; System testing; System-on-a-chip; Timing; Uniform resource locators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2004. 13th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2235-1
Type :
conf
DOI :
10.1109/ATS.2004.75
Filename :
1376569
Link To Document :
بازگشت