DocumentCode :
2262199
Title :
Designing variation-tolerance in mixed-signal components of a system-on-chip
Author :
Jiang, Wei ; Agrawal, Vishwani D.
Author_Institution :
Electr. & Comput. Eng., Auburn Univ., Auburn, AL, USA
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
2313
Lastpage :
2316
Abstract :
Nanoscale system-on-chip (SoC) devices offer potential for higher performance and reduced power consumption at lower cost. However yield and reliability of mixed-signal components in such devices become serious issues due to process variability. In this paper, we discuss a novel variation-tolerant technique for non-linearity errors in self-correctable mixed-signal components. We propose a completely digital method of test and correction of digital-to-analog and analog-to-digital converters (DAC/ADC) using a digital signal processor (DSP) assumed to be available on the SoC. The added hardware includes a first-order sigma-delta ADC for measurement and a low-resolution dithering DAC for correction of output. The DSP handles test pattern generation (TPG) and output response analysis (ORA) and a third-order polynomial fitting algorithm is employed to characterize the nonlinearity error. Simulation results demonstrate a reduction in nonlinearity errors of converters from plusmn1.5LSB down to plusmn0.5LSB. Our technique can also be applied to other mixed-signal devices with digital control.
Keywords :
digital signal processing chips; integrated circuit design; integrated circuit testing; mixed analogue-digital integrated circuits; nanoelectronics; sigma-delta modulation; system-on-chip; SoC device; analog-to-digital converter; digital signal processor; digital-to-analog converter; first-order sigma-delta ADC; low-resolution dithering; mixed-signal components; nanoscale system-on-chip; nonlinearity error; output response analysis; power consumption; test pattern generation; third-order polynomial fitting; variation-tolerance design; Analog-digital conversion; Costs; Digital signal processing; Digital signal processors; Energy consumption; Hardware; Nanoscale devices; Power system reliability; System-on-a-chip; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5118262
Filename :
5118262
Link To Document :
بازگشت