DocumentCode :
2262667
Title :
A study of dynamic reconfigurable FFT processor for OFDM based cognitive radio
Author :
Nishi, Kazuto ; Yoshizawa, Shingo ; Miyanaga, Yoshikazu
Author_Institution :
Hokkaido Univ., Sapporo
fYear :
2007
fDate :
17-19 Oct. 2007
Firstpage :
1507
Lastpage :
1510
Abstract :
Cognitive radio recognizes frequency use in space and time domains and improves frequency utilization efficiency and communication performance by selecting an optimal communication mode. This paper proposes a new method reducing circuit area for reconfigurable FFT processors with multiple communication modes in OFDM based cognitive radio. The proposed method offers the FFT stages with two dimensional arrays and dynamically changes the data path connections in the butterfly and FIFO memory blocks. In the CMOS implementation, this structure has reduced circuit area by 35% compared with the conventional circuit.
Keywords :
OFDM modulation; cognitive radio; digital arithmetic; fast Fourier transforms; reconfigurable architectures; software radio; telecommunication computing; FIFO memory blocks; OFDM based cognitive radio; data path connections; dynamic reconfigurable FFT processor; frequency utilization efficiency; optimal communication mode; Bandwidth; CMOS memory circuits; Cognitive radio; Frequency conversion; Information science; MIMO; OFDM; Radio frequency; Space technology; WiMAX;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technologies, 2007. ISCIT '07. International Symposium on
Conference_Location :
Sydney,. NSW
Print_ISBN :
978-1-4244-0976-1
Electronic_ISBN :
978-1-4244-0977-8
Type :
conf
DOI :
10.1109/ISCIT.2007.4392254
Filename :
4392254
Link To Document :
بازگشت