Title :
Device resizing based optimization of analog circuits for reduced test cost: cost metric and case study
Author :
Han, Donghoon ; Chatterjee, Abhijit
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
In this paper a cost metric has been proposed, which can drive device resizing during circuit design with the objective of efficient low-cost production test of analog circuits. A test cost reduction method using dynamic and selective elimination of specification tests for fault-free circuits has also been proposed. The test elimination method exploits correlations between analog specifications. Higher correlation allows one specification to be tested (without performing measurements) against its acceptability limits by analyzing measurement data corresponding to the other correlated specification. The proposed cost metric can be imported into any typical device-resizing algorithm used in analog synthesis tools, which try to optimize circuit performance and manufacturing yield. Simulation results using op-amps show the feasibility and the effectiveness of the proposed cost metric.
Keywords :
analogue circuits; circuit layout; circuit optimisation; costing; integrated circuit yield; production testing; analog circuits; analog specifications; analog synthesis tools; circuit design; circuit performance; cost metric; device resizing; dynamic elimination; fault-free circuits; low-cost production test; manufacturing yield; reduced test cost; selective elimination; Analog circuits; Circuit faults; Circuit optimization; Circuit synthesis; Circuit testing; Cost function; Data analysis; Performance analysis; Performance evaluation; Production;
Conference_Titel :
Test Symposium, 2004. 13th Asian
Print_ISBN :
0-7695-2235-1
DOI :
10.1109/ATS.2004.36