DocumentCode :
2263824
Title :
Modified SDF Architecture for Mixed DIF/DIT FFT
Author :
Lee, Seungbeom ; Park, Sin-Chong
Author_Institution :
Sch. of Eng., Inf. & Commun. Univ., Daejeon
fYear :
2006
fDate :
27-30 Nov. 2006
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, we propose the modified single-path delay feedback (SDF) architecture for FFT implementation, which implements a mixed decimation-in-frequency (DIF) / decimation-in-time (DIT) FFT algorithm. Since final stage is computed as DIT FFT algorithm and other stages including input stage are computed as DIF FFT algorithm, both of input and output data occur in normal order and additional clocks for reordering input or output do not required. This architecture is applied for 64-point FFT and compared to Radix-4 DIF SDF and Radix-4 multi-path delay commutator (MDC) architecture in the context of throughput, latency and hardware complexity. As a result, the proposed architecture has the same throughput as that of Radix-4 SDF and Radix-4 MDC architecture, and reduces the latency and hardware complexity with some tradeoff in hardware complexity increase compare to original SDF.
Keywords :
OFDM modulation; delays; fast Fourier transforms; feedback; DIF/DIT FFT; Radix-4 DIF SDF; Radix-4 multi-path delay commutator; decimation-in-frequency; decimation-in-time; hardware complexity; single-path delay feedback; Clocks; Computer architecture; Delay; Discrete Fourier transforms; Feedback; Hardware; Memory architecture; OFDM; Throughput; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communication Technology, 2006. ICCT '06. International Conference on
Conference_Location :
Guilin
Print_ISBN :
1-4244-0800-8
Electronic_ISBN :
1-4244-0801-6
Type :
conf
DOI :
10.1109/ICCT.2006.341872
Filename :
4146473
Link To Document :
بازگشت