Title :
A low-cost SEU fault emulation platform for SRAM-based FPGAs
Author :
Kenterlis, P. ; Kranitis, N. ; Paschalis, A. ; Gizopoulos, D. ; Psarakis, M.
Author_Institution :
Dept. of Informatics & Telecommun., Athens Univ.
Abstract :
In this paper, we introduce a fully automated low cost hardware/software platform for efficiently performing fault emulation experiments targeting SEUs in the configuration bits of FPGA devices, without the need for expensive radiation experiments. We propose a method for significantly reducing the fault list by removing the faults on unused LUT bit positions. We also target the design flip-flops found in the configurable logic blocks (CLBs) inside the FPGA. Run-time reconfigurability of Virtex devices using JBits is exploited to provide the means not only for fault injection but fault detection as well. First, we consider five possible application scenarios for evaluating different self-test schemes. Then, we apply the least favorite and most time consuming of these scenarios on two 32times32 multiplier designs, demonstrating that transferring the simulation processing workload to FPGA hardware can allow for acceleration of simulation time of more than two orders of magnitude
Keywords :
SRAM chips; fault diagnosis; fault tolerant computing; field programmable gate arrays; flip-flops; hardware-software codesign; multiplying circuits; CLB; FPGA devices; LUT bit positions; SEU fault emulation platform; SRAM-based FPGA; Virtex devices; configurable logic blocks; fault detection; fault injection; flip-flops; hardware/software platform; multiplier designs; run-time reconfigurability; Costs; Emulation; Field programmable gate arrays; Flip-flops; Hardware; Logic design; Logic devices; Reconfigurable logic; Software performance; Table lookup;
Conference_Titel :
On-Line Testing Symposium, 2006. IOLTS 2006. 12th IEEE International
Conference_Location :
Lake Como
Print_ISBN :
0-7695-2620-9
DOI :
10.1109/IOLTS.2006.5