Title :
Composite Pseudo-Associative Cache for Mobile Processors
Author :
Bobbala, Lakshmi Deepika ; Salvatierra, Javier ; Lee, Byeong Kil
Author_Institution :
Electr. & Comput. Eng., Univ. of Texas at San Antonio, San Antonio, TX, USA
Abstract :
Multi-core trends are becoming dominant, creating sophisticated and complicated cache structures. Also, the bigger shared level-2 (L2) caches are demanded for higher cache performance. One of the easiest ways to design cache memory for increased performance is to double the cache size. However, the big cache size is directly related to the area and power consumption. Especially in mobile processors, simple increase of the cache size may significantly affect its chip area and power. In this paper, we propose a composite cache mechanism for L2 cache to maximize cache performance within a given cache size. This technique can be used without increasing cache size and set associativity by emphasizing primary way utilization and pseudo-associativity. Based on our experiments with the sampled SPEC CPU2000 workload, the proposed cache mechanism shows the remarkable reduction in cache misses. The variation of performance improvement depends on cache size and set associativity, but the proposed scheme shows more sensitivity to cache size increase than set associativity increase.
Keywords :
cache storage; content-addressable storage; microprocessor chips; multiprocessing systems; performance evaluation; L2 cache; SPEC CPU2000; composite pseudoassociative cache; mobile processor; multicore system; performance evaluation; Analytical models; Arrays; Hardware; Mobile communication; Power demand; Program processors; cache performance; mobile processors; multi-core; set associativity;
Conference_Titel :
Modeling, Analysis & Simulation of Computer and Telecommunication Systems (MASCOTS), 2010 IEEE International Symposium on
Conference_Location :
Miami Beach, FL
Print_ISBN :
978-1-4244-8181-1
DOI :
10.1109/MASCOTS.2010.49