DocumentCode
2264784
Title
Advanced process control for 40 nm gate fabrication
Author
Tajima, Michio ; Arimoto, Hideo ; Goto, Tazuko K. ; Harada, Fumiko
Author_Institution
Fujitsu Ltd., Tokyo, Japan
fYear
2003
fDate
30 Sept.-2 Oct. 2003
Firstpage
115
Lastpage
118
Abstract
We developed a new APC technique, available to achieve no pattern-layout-dependence, for reducing lot-to-lot post-etch gate-CD variation and tracking them on a target for 40 nm gate fabrication. The model equation, adapted in our APC system, was a linear equation of gate CD loss as a function of SO2/O2 mixture ratio at a constant over etch time. It had a 10 nm of controllable range of gate CD etching loss with the its iso-to-dense difference within ±1 nm.
Keywords
etching; process control; semiconductor device manufacture; 10 nm; 40 nm; O2; SO2; SO2-O2 mixture; advanced process control; gate CD etching loss; gate fabrication; post-etch gate-CD variation; Equations; Etching; Fabrication; Lithography; MOSFETs; Plasma applications; Plasma measurements; Process control; Resists; Target tracking;
fLanguage
English
Publisher
ieee
Conference_Titel
Semiconductor Manufacturing, 2003 IEEE International Symposium on
ISSN
1523-553X
Print_ISBN
0-7803-7894-6
Type
conf
DOI
10.1109/ISSM.2003.1243244
Filename
1243244
Link To Document