DocumentCode :
2265583
Title :
Reducing switching activity by test slice difference technique for test volume compression
Author :
Li, Wei-Lin ; Wu, Po-Han ; Rau, Jiann-Chyi
Author_Institution :
Dept. of Electr. Eng., Tamkang Univ., Tamsui, Taiwan
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
2986
Lastpage :
2989
Abstract :
This paper presents a test slice difference (TSD) technique to improve test data compression. It is an efficient method and only needs one scan cell. Consequently, hardware overhead is much lower than cyclical scan chains (CSR). As the complexity of VLSI continues to grow, excessive power supply noise has become seriously. We propose a new compression scheme which smooth down the switching activity and reduce the test data volume simultaneously.
Keywords :
VLSI; circuit noise; computational complexity; data compression; power supply circuits; VLSI; cyclical scan chains; power supply noise; test data compression; test slice difference technique; test volume compression; Circuit testing; Encoding; Frequency; Hardware; Inverters; Performance evaluation; Power dissipation; Power supplies; Test data compression; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5118430
Filename :
5118430
Link To Document :
بازگشت