DocumentCode :
2265994
Title :
Self-timed charge recycling search-line drivers in content-addressable memories
Author :
Zhang, Jian-Wei ; Ye, Yi-Zheng ; Liu, Bin-Da ; Guan, Feng
Author_Institution :
Microelectron. Center, Harbin Inst. of Technol., Harbin, China
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
3070
Lastpage :
3073
Abstract :
This paper proposes a novel scheme of self-timed charge recycling search-line (SL) drivers for content-addressable memories. In the conventional charge recycling SL driving scheme [11], an additional clock needs to be generated from the system clock with stringent requirements for phase and pulse width to control the charge sharing course. In contrast, the proposed scheme can self-sense the end of the charge sharing. Besides, by entering the high-resistant driving state in advance, the proposed scheme reduces the delay overhead of the control logic from 8 to 6 gates delay. Simulation is carried out in a 0.35-mum 3.3-V CMOS process, and the results show the proposed SL driver with load of 512 bits TCAM cells achieves 31.6 fJ/bit/search energy index and 1.19 ns delay time. The achievement illustrates 27.4% energy reduction over buffered driver and 22.2% delay time reduction over the conventional charge recycling SL driver.
Keywords :
CMOS integrated circuits; content-addressable storage; driver circuits; SL driver; TCAM cells; buffered driver; charge sharing course; content-addressable memories; gates delay; pulse width; self-timed charge recycling search-line drivers; size 0.35 mum; voltage 3.3 V; CADCAM; Clocks; Computer aided manufacturing; Delay; Driver circuits; Microelectronics; Paper technology; Recycling; Space vector pulse width modulation; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5118451
Filename :
5118451
Link To Document :
بازگشت