DocumentCode :
2266024
Title :
Multi single-stage-shuffling for fast packet switching
Author :
Awdeh, Ra´ed Y. ; Mouftah, H.T.
Author_Institution :
Dept. of Electr. Eng., Queen´´s Univ., Kingston, Ont., Canada
fYear :
1993
fDate :
16-18 Aug 1993
Firstpage :
1136
Abstract :
Output buffering packet switches achieve the best throughput-delay performance, at the expense of high cost. In this paper, an output buffering fast packet switch, based on multilayering of single-stage interconnection networks, is described. The switch has less complexity than existing output buffering switches, is fair, and preserves cell sequencing. The switch performance is evaluated under both uniform and nonuniform traffic patterns, and is compared to other known switch architectures
Keywords :
electronic switching systems; packet switching; telecommunication traffic; buffering switches; cell sequencing; fast packet switching; multi single-stage-shuffling; multilayering; output buffering; single-stage interconnection networks; switch performance; Asynchronous transfer mode; Costs; Delay; Distributed control; Intserv networks; Multiprocessor interconnection networks; Packet switching; Routing; Switches; Telecommunication traffic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1993., Proceedings of the 36th Midwest Symposium on
Conference_Location :
Detroit, MI
Print_ISBN :
0-7803-1760-2
Type :
conf
DOI :
10.1109/MWSCAS.1993.343289
Filename :
343289
Link To Document :
بازگشت