DocumentCode :
2266418
Title :
Metrics and design considerations on the energy-delay tradeoff of digital circuits
Author :
Alioto, Massimo ; Consoli, Elio ; Palumbo, Gaetano
Author_Institution :
Dept. of Inf. Eng., Univ. of Siena, Siena, Italy
fYear :
2009
fDate :
24-27 May 2009
Firstpage :
3150
Lastpage :
3153
Abstract :
In this paper, general metrics of the energy-delay (E-D) tradeoff in digital VLSI circuits are discussed. More specifically, the general class of metrics EiDj with arbitrary exponents is adopted and evaluated for various commercial microprocessors. Results indicate that practical circuits are designed by minimizing a wider range of metrics compared to the ED or ED2 metrics usually assumed in the literature. Hence, the general metrics EiDj describes the energy-delay tradeoff in a more realistic way. An interesting interpretation of the adopted metrics is provided to gain an insight into the relationship between energy and delay in energy-efficient designs. Various properties are also derived analytically by resorting to the logical effort method. Simulations on a 65-nm technology are performed to exemplify and validate the theoretical results.
Keywords :
VLSI; delays; integrated circuit design; microprocessor chips; commercial microprocessors; digital VLSI circuits; digital circuits design; energy-delay tradeoff; logical effort method; CMOS technology; Capacitance; Clocks; Delay; Digital circuits; Digital integrated circuits; Energy efficiency; Microprocessors; Modeling; Power engineering and energy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
978-1-4244-3828-0
Type :
conf
DOI :
10.1109/ISCAS.2009.5118471
Filename :
5118471
Link To Document :
بازگشت