DocumentCode :
2266451
Title :
Algorithm Partitioning including Optimized Data-Reuse for Processor Arrays
Author :
Siegel, Sebastian ; Merker, Renate
Author_Institution :
Dresden University of Technology, Germany
fYear :
2004
fDate :
7-10 Sept. 2004
Firstpage :
85
Lastpage :
90
Abstract :
This paper describes a method for algorithm partitioning through which affine indexed algorithms are transformed to Processor Arrays. Former design flows start with a spacetime transformation which we omit completely. Therefore, we are able to consider the constraints of a target architecture at the beginning of our design flow. We show our method for three different partitioning schemes and emphasize on the derivation of a schedule. The principle of an optimized data-reuse is introduced for our partitioning methodology. Under this aspect, we give a parameterized Processor Array for the 2D FIR filter algorithm.
Keywords :
Algorithm design and analysis; Circuits and systems; Computer architecture; Finite impulse response filter; Handheld computers; Hardware; Information technology; Optimization methods; Parallel processing; Partitioning algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Computing in Electrical Engineering, 2004. PARELEC 2004. International Conference on
Print_ISBN :
0-7695-2080-4
Type :
conf
DOI :
10.1109/PCEE.2004.10
Filename :
1376739
Link To Document :
بازگشت