DocumentCode :
2266733
Title :
Demonstrator: Reuse Automation for Reconfigurable System-on-Chip Design within a DVB Environment
Author :
Schneider, J. ; Kotzsch, V. ; Rülke, St
Author_Institution :
FhG-IIS, Germany
fYear :
2004
fDate :
7-10 Sept. 2004
Firstpage :
177
Lastpage :
180
Abstract :
With this demonstrator we present a new reuse based design methodology for the development of FEC (Forward Error Correction) applications for reconfigurable SoC (System-on-Chip) architectures. This approach enables the reuse of well tested and optimized RS- (Reed-Solomon) codec modules consisting of both HW and SW. Specific RS codec modules can be generated by generator tools. In order to automate the reuse process for dynamically reconfigurable SoCs, the generator tool supports the generation of design modules, interfaces and design flows. We examined our design methodology and RS codec modules within the SFB-358 demonstrator.
Keywords :
Codecs; Databases; Decoding; Design automation; Design methodology; Digital video broadcasting; Embedded system; Forward error correction; System-on-a-chip; TV broadcasting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Computing in Electrical Engineering, 2004. PARELEC 2004. International Conference on
Print_ISBN :
0-7695-2080-4
Type :
conf
DOI :
10.1109/PCEE.2004.24
Filename :
1376753
Link To Document :
بازگشت