DocumentCode :
2266944
Title :
A novel hardware method to implement a routing algorithm onto Network on Chip
Author :
Dong, Yiping ; Zhang, Hua ; Lin, Zhen ; Watanabe, Takahiro
Author_Institution :
Grad. Sch. of Inf., Production & Syst., Waseda Univ., Kitakyushu, Japan
fYear :
2010
fDate :
28-30 July 2010
Firstpage :
852
Lastpage :
856
Abstract :
Recently, a Network on Chip (NoC) has attracted much attention for its smart structure and high performance. However, NoC routing algorithms significantly influences the performance and design cost. In this paper, a new hardware method to implement a routing algorithm is proposed. The proposed method is used to replace the general destination-tag method for router design. We simulate and evaluate the router and NoC with proposed method in terms of circuit resource, latency and throughput. The results indicate that the NoC architecture with proposed method is effective in reducing circuit resource, latency and increasing throughput.
Keywords :
logic design; network routing; network-on-chip; NoC architecture; NoC routing algorithms; circuit resource; general destination-tag method; hardware method; network on chip; router design; smart structure; Algorithm design and analysis; DNA; Payloads; Registers; Routing; Switches; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems (ICCCAS), 2010 International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4244-8224-5
Type :
conf
DOI :
10.1109/ICCCAS.2010.5581857
Filename :
5581857
Link To Document :
بازگشت