DocumentCode :
2266995
Title :
Reconfigurable On-Chip SIMD Processor Architectures for Intelligent CMOS Camera Chips
Author :
Fey, Dietmar ; Hoppe, Lutz ; Loos, Andreas
Author_Institution :
Friedrich-Schiller-University Jena, Germany
fYear :
2004
fDate :
7-10 Sept. 2004
Firstpage :
251
Lastpage :
255
Abstract :
We present results of an investigation concerning the appropriateness of different parallel SIMD architectures based on reconfigurable approaches for an integration in an one-chip high speed smart CMOS camera. The processing elements (PEs) of the architecture combine parallel analogue optical signal detection and parallel digital signal processing to meet real-time requirements. However, the parallel architecture puts some constraints on the PE architecture. To achieve reasonable pixel resolutions and fill factors the PE area has to be as low as possible. Additionally a single PE must also offer sufficient functional flexibility. We show by a logic synthesis that reconfigurable architectures based on morphological operations are the best solution to fulfill these constraints. Furthermore we present simulation results of a first test chip which we designed as an OPTO-ASIC with a simple SIMD chip architecture.
Keywords :
CMOS image sensors; CMOS process; Digital signal processing chips; Optical signal detection; Parallel architectures; Reconfigurable architectures; Reconfigurable logic; Signal resolution; Signal synthesis; Smart cameras;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Computing in Electrical Engineering, 2004. PARELEC 2004. International Conference on
Print_ISBN :
0-7695-2080-4
Type :
conf
DOI :
10.1109/PCEE.2004.61
Filename :
1376765
Link To Document :
بازگشت