DocumentCode :
2267537
Title :
An efficient H/W architecture for a UWB pulse Doppler radar system
Author :
Kim, Sang-Dong ; Lee, Jong Hun
Author_Institution :
Robot. Res. Div., Daegu Gyeongbuk Inst. of Sci. & Technol., Daegu, South Korea
fYear :
2012
fDate :
7-11 May 2012
Abstract :
In this paper, we suggest efficient structures of radar in order to reduce the hardware complexity associated with UWB radar. The conventional type of pulse Doppler radar should be computing by the fast Fourier transform (FFT) of all range gates independently in order to analyze the characteristics of the Doppler signals. We observe that this method requires a huge block to perform FFT of all of the range gates. Therefore, instead of analyzing the Doppler characteristics of all of the range gates, the proposed architecture classifies the tasks into targets and noise among all range gates in advance and then extracts the Doppler of the targets. The key ideas in this paper focus on reducing the number of FFT instances to process the targets in the received signal. According to the results of simulations conducted to verify the proposed method, although the detection performance of the proposed architecture is identical to that of the conventional architecture, the proposed structures can reduce the hardware complexity by at least 76.4 percent compared to the conventional method.
Keywords :
Doppler radar; fast Fourier transforms; ultra wideband radar; Doppler characteristics; Doppler signals; FFT; UWB pulse Doppler radar system; efficient H-W architecture; fast Fourier transform; range gates; received signal; Computer architecture; Doppler effect; Doppler radar; Hardware; Logic gates; Ultra wideband radar;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radar Conference (RADAR), 2012 IEEE
Conference_Location :
Atlanta, GA
ISSN :
1097-5659
Print_ISBN :
978-1-4673-0656-0
Type :
conf
DOI :
10.1109/RADAR.2012.6212154
Filename :
6212154
Link To Document :
بازگشت