Title :
Synthesis of multiplexer network using ratio parameters and mapping onto FPGAs
Author :
Pal, A. ; Gorai, R.K. ; Raju, V.V.S.S.
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, India
Abstract :
The introduction of multiplexer based FPGAs has renewed interest in logic design using multiplexers. This paper presents an iterative approach for the synthesis of combinational circuits using a tree network of 2-to-1 multiplexers. A characterizing parameter of Boolean functions, known as Ratio Parameters, has been used in each iteration to reduce the search space. The obtained multiplexer network is then mapped onto the Actel ACT1 FPGA basic blocks. The performance of the proposed approach has been evaluated by comparing the results of 11 MCNC benchmark problems with the results of the existing technology mappers
Keywords :
Boolean functions; VLSI; combinational circuits; field programmable gate arrays; iterative methods; logic CAD; multiplexing; multiplexing equipment; Actel ACT1; Boolean functions; FPGAs; MCNC benchmark problems; combinational circuits; iterative approach; logic design; multiplexer network; ratio parameters; search space; tree network; Boolean functions; Combinational circuits; Digital circuits; Field programmable gate arrays; Logic design; Logic programming; Multiplexing; Network synthesis; Programmable logic arrays; Space technology;
Conference_Titel :
VLSI Design, 1995., Proceedings of the 8th International Conference on
Conference_Location :
New Delhi
Print_ISBN :
0-8186-6905-5
DOI :
10.1109/ICVD.1995.512079